2017-12-25 19:54:33 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0 */
|
|
|
|
/*
|
2009-03-10 18:19:35 +00:00
|
|
|
* Copyright 2008 Openmoko, Inc.
|
|
|
|
* Copyright 2008 Simtec Electronics
|
|
|
|
* Ben Dooks <ben@simtec.co.uk>
|
2010-01-26 01:45:40 +00:00
|
|
|
* http://armlinux.simtec.co.uk/
|
2009-03-10 18:19:35 +00:00
|
|
|
*
|
2010-01-26 01:45:40 +00:00
|
|
|
* S3C64XX clock register definitions
|
2017-12-25 19:54:33 +00:00
|
|
|
*/
|
2009-03-10 18:19:35 +00:00
|
|
|
|
2010-01-26 01:45:40 +00:00
|
|
|
#ifndef __PLAT_REGS_CLOCK_H
|
|
|
|
#define __PLAT_REGS_CLOCK_H __FILE__
|
|
|
|
|
2013-08-25 17:00:38 +00:00
|
|
|
/*
|
|
|
|
* FIXME: Remove remaining definitions
|
|
|
|
*/
|
|
|
|
|
2010-01-26 01:45:40 +00:00
|
|
|
#define S3C_CLKREG(x) (S3C_VA_SYS + (x))
|
|
|
|
|
|
|
|
#define S3C_PCLK_GATE S3C_CLKREG(0x34)
|
2010-03-09 06:10:31 +00:00
|
|
|
#define S3C6410_CLK_SRC2 S3C_CLKREG(0x10C)
|
2010-06-08 07:55:45 +00:00
|
|
|
#define S3C_MEM_SYS_CFG S3C_CLKREG(0x120)
|
2010-01-26 01:45:40 +00:00
|
|
|
|
|
|
|
/* PCLK GATE Registers */
|
|
|
|
#define S3C_CLKCON_PCLK_UART3 (1<<4)
|
|
|
|
#define S3C_CLKCON_PCLK_UART2 (1<<3)
|
|
|
|
#define S3C_CLKCON_PCLK_UART1 (1<<2)
|
|
|
|
#define S3C_CLKCON_PCLK_UART0 (1<<1)
|
2009-03-10 18:19:35 +00:00
|
|
|
|
2010-06-08 07:55:45 +00:00
|
|
|
/* MEM_SYS_CFG */
|
|
|
|
#define MEM_SYS_CFG_INDEP_CF 0x4000
|
|
|
|
#define MEM_SYS_CFG_EBI_FIX_PRI_CFCON 0x30
|
|
|
|
|
2010-01-26 01:45:40 +00:00
|
|
|
#endif /* _PLAT_REGS_CLOCK_H */
|