2019-05-27 06:55:01 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-or-later */
|
2005-04-16 22:20:36 +00:00
|
|
|
/*
|
|
|
|
* linux/arch/arm/mm/proc-arm1026.S: MMU functions for ARM1026EJ-S
|
|
|
|
*
|
|
|
|
* Copyright (C) 2000 ARM Limited
|
|
|
|
* Copyright (C) 2000 Deep Blue Solutions Ltd.
|
2006-06-28 13:10:01 +00:00
|
|
|
* hacked for non-paged-MM by Hyok S. Choi, 2003.
|
2005-04-16 22:20:36 +00:00
|
|
|
*
|
|
|
|
* These are the low level assembler for performing cache and TLB
|
|
|
|
* functions on the ARM1026EJ-S.
|
|
|
|
*/
|
|
|
|
#include <linux/linkage.h>
|
|
|
|
#include <linux/init.h>
|
2020-06-09 04:32:42 +00:00
|
|
|
#include <linux/pgtable.h>
|
2005-04-16 22:20:36 +00:00
|
|
|
#include <asm/assembler.h>
|
2005-09-09 19:08:59 +00:00
|
|
|
#include <asm/asm-offsets.h>
|
2008-09-07 18:15:31 +00:00
|
|
|
#include <asm/hwcap.h>
|
2006-03-16 14:44:36 +00:00
|
|
|
#include <asm/pgtable-hwdef.h>
|
2005-04-16 22:20:36 +00:00
|
|
|
#include <asm/ptrace.h>
|
|
|
|
|
2006-07-03 11:36:07 +00:00
|
|
|
#include "proc-macros.S"
|
|
|
|
|
2005-04-16 22:20:36 +00:00
|
|
|
/*
|
|
|
|
* This is the maximum size of an area which will be invalidated
|
|
|
|
* using the single invalidate entry instructions. Anything larger
|
|
|
|
* than this, and we go for the whole cache.
|
|
|
|
*
|
|
|
|
* This value should be chosen such that we choose the cheapest
|
|
|
|
* alternative.
|
|
|
|
*/
|
|
|
|
#define MAX_AREA_SIZE 32768
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The size of one data cache line.
|
|
|
|
*/
|
|
|
|
#define CACHE_DLINESIZE 32
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The number of data cache segments.
|
|
|
|
*/
|
|
|
|
#define CACHE_DSEGMENTS 16
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The number of lines in a cache segment.
|
|
|
|
*/
|
|
|
|
#define CACHE_DENTRIES 64
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This is the size at which it becomes more efficient to
|
|
|
|
* clean the whole cache, rather than using the individual
|
2011-03-31 01:57:33 +00:00
|
|
|
* cache line maintenance instructions.
|
2005-04-16 22:20:36 +00:00
|
|
|
*/
|
|
|
|
#define CACHE_DLIMIT 32768
|
|
|
|
|
|
|
|
.text
|
|
|
|
/*
|
|
|
|
* cpu_arm1026_proc_init()
|
|
|
|
*/
|
|
|
|
ENTRY(cpu_arm1026_proc_init)
|
2014-06-30 15:29:12 +00:00
|
|
|
ret lr
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* cpu_arm1026_proc_fin()
|
|
|
|
*/
|
|
|
|
ENTRY(cpu_arm1026_proc_fin)
|
|
|
|
mrc p15, 0, r0, c1, c0, 0 @ ctrl register
|
|
|
|
bic r0, r0, #0x1000 @ ...i............
|
|
|
|
bic r0, r0, #0x000e @ ............wca.
|
|
|
|
mcr p15, 0, r0, c1, c0, 0 @ disable caches
|
2014-06-30 15:29:12 +00:00
|
|
|
ret lr
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* cpu_arm1026_reset(loc)
|
|
|
|
*
|
|
|
|
* Perform a soft reset of the system. Put the CPU into the
|
|
|
|
* same state as it would be if it had been reset, and branch
|
|
|
|
* to what would be the reset vector.
|
|
|
|
*
|
|
|
|
* loc: location to jump to for soft reset
|
|
|
|
*/
|
|
|
|
.align 5
|
2011-11-15 13:25:04 +00:00
|
|
|
.pushsection .idmap.text, "ax"
|
2005-04-16 22:20:36 +00:00
|
|
|
ENTRY(cpu_arm1026_reset)
|
|
|
|
mov ip, #0
|
|
|
|
mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
|
|
|
|
mcr p15, 0, ip, c7, c10, 4 @ drain WB
|
2006-06-28 13:10:01 +00:00
|
|
|
#ifdef CONFIG_MMU
|
2005-04-16 22:20:36 +00:00
|
|
|
mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
|
2006-06-28 13:10:01 +00:00
|
|
|
#endif
|
2005-04-16 22:20:36 +00:00
|
|
|
mrc p15, 0, ip, c1, c0, 0 @ ctrl register
|
|
|
|
bic ip, ip, #0x000f @ ............wcam
|
|
|
|
bic ip, ip, #0x1100 @ ...i...s........
|
|
|
|
mcr p15, 0, ip, c1, c0, 0 @ ctrl register
|
2014-06-30 15:29:12 +00:00
|
|
|
ret r0
|
2011-11-15 13:25:04 +00:00
|
|
|
ENDPROC(cpu_arm1026_reset)
|
|
|
|
.popsection
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* cpu_arm1026_do_idle()
|
|
|
|
*/
|
|
|
|
.align 5
|
|
|
|
ENTRY(cpu_arm1026_do_idle)
|
|
|
|
mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
|
2014-06-30 15:29:12 +00:00
|
|
|
ret lr
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/* ================================= CACHE ================================ */
|
|
|
|
|
|
|
|
.align 5
|
2010-10-28 10:27:40 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* flush_icache_all()
|
|
|
|
*
|
|
|
|
* Unconditionally clean and invalidate the entire icache.
|
|
|
|
*/
|
|
|
|
ENTRY(arm1026_flush_icache_all)
|
|
|
|
#ifndef CONFIG_CPU_ICACHE_DISABLE
|
|
|
|
mov r0, #0
|
|
|
|
mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
|
|
|
|
#endif
|
2014-06-30 15:29:12 +00:00
|
|
|
ret lr
|
2010-10-28 10:27:40 +00:00
|
|
|
ENDPROC(arm1026_flush_icache_all)
|
|
|
|
|
2005-04-16 22:20:36 +00:00
|
|
|
/*
|
|
|
|
* flush_user_cache_all()
|
|
|
|
*
|
|
|
|
* Invalidate all cache entries in a particular address
|
|
|
|
* space.
|
|
|
|
*/
|
|
|
|
ENTRY(arm1026_flush_user_cache_all)
|
|
|
|
/* FALLTHROUGH */
|
|
|
|
/*
|
|
|
|
* flush_kern_cache_all()
|
|
|
|
*
|
|
|
|
* Clean and invalidate the entire cache.
|
|
|
|
*/
|
|
|
|
ENTRY(arm1026_flush_kern_cache_all)
|
|
|
|
mov r2, #VM_EXEC
|
|
|
|
mov ip, #0
|
|
|
|
__flush_whole_cache:
|
|
|
|
#ifndef CONFIG_CPU_DCACHE_DISABLE
|
2019-11-03 18:22:06 +00:00
|
|
|
1: mrc p15, 0, APSR_nzcv, c7, c14, 3 @ test, clean, invalidate
|
2005-04-16 22:20:36 +00:00
|
|
|
bne 1b
|
|
|
|
#endif
|
|
|
|
tst r2, #VM_EXEC
|
|
|
|
#ifndef CONFIG_CPU_ICACHE_DISABLE
|
|
|
|
mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
|
|
|
|
#endif
|
|
|
|
mcrne p15, 0, ip, c7, c10, 4 @ drain WB
|
2014-06-30 15:29:12 +00:00
|
|
|
ret lr
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* flush_user_cache_range(start, end, flags)
|
|
|
|
*
|
|
|
|
* Invalidate a range of cache entries in the specified
|
|
|
|
* address space.
|
|
|
|
*
|
|
|
|
* - start - start address (inclusive)
|
|
|
|
* - end - end address (exclusive)
|
|
|
|
* - flags - vm_flags for this space
|
|
|
|
*/
|
|
|
|
ENTRY(arm1026_flush_user_cache_range)
|
|
|
|
mov ip, #0
|
|
|
|
sub r3, r1, r0 @ calculate total size
|
|
|
|
cmp r3, #CACHE_DLIMIT
|
|
|
|
bhs __flush_whole_cache
|
|
|
|
|
|
|
|
#ifndef CONFIG_CPU_DCACHE_DISABLE
|
|
|
|
1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
|
|
|
|
add r0, r0, #CACHE_DLINESIZE
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
|
|
|
#endif
|
|
|
|
tst r2, #VM_EXEC
|
|
|
|
#ifndef CONFIG_CPU_ICACHE_DISABLE
|
|
|
|
mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
|
|
|
|
#endif
|
|
|
|
mcrne p15, 0, ip, c7, c10, 4 @ drain WB
|
2014-06-30 15:29:12 +00:00
|
|
|
ret lr
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* coherent_kern_range(start, end)
|
|
|
|
*
|
|
|
|
* Ensure coherency between the Icache and the Dcache in the
|
|
|
|
* region described by start. If you have non-snooping
|
|
|
|
* Harvard caches, you need to implement this function.
|
|
|
|
*
|
|
|
|
* - start - virtual start address
|
|
|
|
* - end - virtual end address
|
|
|
|
*/
|
|
|
|
ENTRY(arm1026_coherent_kern_range)
|
|
|
|
/* FALLTHROUGH */
|
|
|
|
/*
|
|
|
|
* coherent_user_range(start, end)
|
|
|
|
*
|
|
|
|
* Ensure coherency between the Icache and the Dcache in the
|
|
|
|
* region described by start. If you have non-snooping
|
|
|
|
* Harvard caches, you need to implement this function.
|
|
|
|
*
|
|
|
|
* - start - virtual start address
|
|
|
|
* - end - virtual end address
|
|
|
|
*/
|
|
|
|
ENTRY(arm1026_coherent_user_range)
|
|
|
|
mov ip, #0
|
|
|
|
bic r0, r0, #CACHE_DLINESIZE - 1
|
|
|
|
1:
|
|
|
|
#ifndef CONFIG_CPU_DCACHE_DISABLE
|
|
|
|
mcr p15, 0, r0, c7, c10, 1 @ clean D entry
|
|
|
|
#endif
|
|
|
|
#ifndef CONFIG_CPU_ICACHE_DISABLE
|
|
|
|
mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
|
|
|
|
#endif
|
|
|
|
add r0, r0, #CACHE_DLINESIZE
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
|
|
|
mcr p15, 0, ip, c7, c10, 4 @ drain WB
|
2012-04-27 12:08:53 +00:00
|
|
|
mov r0, #0
|
2014-06-30 15:29:12 +00:00
|
|
|
ret lr
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/*
|
2009-11-26 12:56:21 +00:00
|
|
|
* flush_kern_dcache_area(void *addr, size_t size)
|
2005-04-16 22:20:36 +00:00
|
|
|
*
|
|
|
|
* Ensure no D cache aliasing occurs, either with itself or
|
|
|
|
* the I cache
|
|
|
|
*
|
2009-11-26 12:56:21 +00:00
|
|
|
* - addr - kernel address
|
|
|
|
* - size - region size
|
2005-04-16 22:20:36 +00:00
|
|
|
*/
|
2009-11-26 12:56:21 +00:00
|
|
|
ENTRY(arm1026_flush_kern_dcache_area)
|
2005-04-16 22:20:36 +00:00
|
|
|
mov ip, #0
|
|
|
|
#ifndef CONFIG_CPU_DCACHE_DISABLE
|
2009-11-26 12:56:21 +00:00
|
|
|
add r1, r0, r1
|
2005-04-16 22:20:36 +00:00
|
|
|
1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
|
|
|
|
add r0, r0, #CACHE_DLINESIZE
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
|
|
|
#endif
|
|
|
|
mcr p15, 0, ip, c7, c10, 4 @ drain WB
|
2014-06-30 15:29:12 +00:00
|
|
|
ret lr
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* dma_inv_range(start, end)
|
|
|
|
*
|
|
|
|
* Invalidate (discard) the specified virtual address range.
|
|
|
|
* May not write back any entries. If 'start' or 'end'
|
|
|
|
* are not cache line aligned, those lines must be written
|
|
|
|
* back.
|
|
|
|
*
|
|
|
|
* - start - virtual start address
|
|
|
|
* - end - virtual end address
|
|
|
|
*
|
|
|
|
* (same as v4wb)
|
|
|
|
*/
|
2009-11-26 16:24:19 +00:00
|
|
|
arm1026_dma_inv_range:
|
2005-04-16 22:20:36 +00:00
|
|
|
mov ip, #0
|
|
|
|
#ifndef CONFIG_CPU_DCACHE_DISABLE
|
|
|
|
tst r0, #CACHE_DLINESIZE - 1
|
|
|
|
bic r0, r0, #CACHE_DLINESIZE - 1
|
|
|
|
mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
|
|
|
|
tst r1, #CACHE_DLINESIZE - 1
|
|
|
|
mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
|
|
|
|
1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
|
|
|
|
add r0, r0, #CACHE_DLINESIZE
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
|
|
|
#endif
|
|
|
|
mcr p15, 0, ip, c7, c10, 4 @ drain WB
|
2014-06-30 15:29:12 +00:00
|
|
|
ret lr
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* dma_clean_range(start, end)
|
|
|
|
*
|
|
|
|
* Clean the specified virtual address range.
|
|
|
|
*
|
|
|
|
* - start - virtual start address
|
|
|
|
* - end - virtual end address
|
|
|
|
*
|
|
|
|
* (same as v4wb)
|
|
|
|
*/
|
2009-11-26 16:24:19 +00:00
|
|
|
arm1026_dma_clean_range:
|
2005-04-16 22:20:36 +00:00
|
|
|
mov ip, #0
|
|
|
|
#ifndef CONFIG_CPU_DCACHE_DISABLE
|
|
|
|
bic r0, r0, #CACHE_DLINESIZE - 1
|
|
|
|
1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
|
|
|
|
add r0, r0, #CACHE_DLINESIZE
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
|
|
|
#endif
|
|
|
|
mcr p15, 0, ip, c7, c10, 4 @ drain WB
|
2014-06-30 15:29:12 +00:00
|
|
|
ret lr
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* dma_flush_range(start, end)
|
|
|
|
*
|
|
|
|
* Clean and invalidate the specified virtual address range.
|
|
|
|
*
|
|
|
|
* - start - virtual start address
|
|
|
|
* - end - virtual end address
|
|
|
|
*/
|
|
|
|
ENTRY(arm1026_dma_flush_range)
|
|
|
|
mov ip, #0
|
|
|
|
#ifndef CONFIG_CPU_DCACHE_DISABLE
|
|
|
|
bic r0, r0, #CACHE_DLINESIZE - 1
|
|
|
|
1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
|
|
|
|
add r0, r0, #CACHE_DLINESIZE
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
|
|
|
#endif
|
|
|
|
mcr p15, 0, ip, c7, c10, 4 @ drain WB
|
2014-06-30 15:29:12 +00:00
|
|
|
ret lr
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2009-11-26 16:19:58 +00:00
|
|
|
/*
|
|
|
|
* dma_map_area(start, size, dir)
|
|
|
|
* - start - kernel virtual start address
|
|
|
|
* - size - size of region
|
|
|
|
* - dir - DMA direction
|
|
|
|
*/
|
|
|
|
ENTRY(arm1026_dma_map_area)
|
|
|
|
add r1, r1, r0
|
|
|
|
cmp r2, #DMA_TO_DEVICE
|
|
|
|
beq arm1026_dma_clean_range
|
|
|
|
bcs arm1026_dma_inv_range
|
|
|
|
b arm1026_dma_flush_range
|
|
|
|
ENDPROC(arm1026_dma_map_area)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* dma_unmap_area(start, size, dir)
|
|
|
|
* - start - kernel virtual start address
|
|
|
|
* - size - size of region
|
|
|
|
* - dir - DMA direction
|
|
|
|
*/
|
|
|
|
ENTRY(arm1026_dma_unmap_area)
|
2014-06-30 15:29:12 +00:00
|
|
|
ret lr
|
2009-11-26 16:19:58 +00:00
|
|
|
ENDPROC(arm1026_dma_unmap_area)
|
|
|
|
|
2012-09-06 13:05:13 +00:00
|
|
|
.globl arm1026_flush_kern_cache_louis
|
|
|
|
.equ arm1026_flush_kern_cache_louis, arm1026_flush_kern_cache_all
|
|
|
|
|
2011-06-23 16:18:11 +00:00
|
|
|
@ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
|
|
|
|
define_cache_functions arm1026
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
.align 5
|
|
|
|
ENTRY(cpu_arm1026_dcache_clean_area)
|
|
|
|
#ifndef CONFIG_CPU_DCACHE_DISABLE
|
|
|
|
mov ip, #0
|
|
|
|
1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
|
|
|
|
add r0, r0, #CACHE_DLINESIZE
|
|
|
|
subs r1, r1, #CACHE_DLINESIZE
|
|
|
|
bhi 1b
|
|
|
|
#endif
|
2014-06-30 15:29:12 +00:00
|
|
|
ret lr
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/* =============================== PageTable ============================== */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* cpu_arm1026_switch_mm(pgd)
|
|
|
|
*
|
|
|
|
* Set the translation base pointer to be as described by pgd.
|
|
|
|
*
|
|
|
|
* pgd: new page tables
|
|
|
|
*/
|
|
|
|
.align 5
|
|
|
|
ENTRY(cpu_arm1026_switch_mm)
|
2006-06-28 13:10:01 +00:00
|
|
|
#ifdef CONFIG_MMU
|
2005-04-16 22:20:36 +00:00
|
|
|
mov r1, #0
|
|
|
|
#ifndef CONFIG_CPU_DCACHE_DISABLE
|
2019-11-03 18:22:06 +00:00
|
|
|
1: mrc p15, 0, APSR_nzcv, c7, c14, 3 @ test, clean, invalidate
|
2005-04-16 22:20:36 +00:00
|
|
|
bne 1b
|
|
|
|
#endif
|
|
|
|
#ifndef CONFIG_CPU_ICACHE_DISABLE
|
|
|
|
mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
|
|
|
|
#endif
|
|
|
|
mcr p15, 0, r1, c7, c10, 4 @ drain WB
|
|
|
|
mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
|
|
|
|
mcr p15, 0, r1, c8, c7, 0 @ invalidate I & D TLBs
|
2006-06-28 13:10:01 +00:00
|
|
|
#endif
|
2014-06-30 15:29:12 +00:00
|
|
|
ret lr
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/*
|
2006-12-13 14:34:43 +00:00
|
|
|
* cpu_arm1026_set_pte_ext(ptep, pte, ext)
|
2005-04-16 22:20:36 +00:00
|
|
|
*
|
|
|
|
* Set a PTE and flush it out
|
|
|
|
*/
|
|
|
|
.align 5
|
2006-12-13 14:34:43 +00:00
|
|
|
ENTRY(cpu_arm1026_set_pte_ext)
|
2006-06-28 13:10:01 +00:00
|
|
|
#ifdef CONFIG_MMU
|
2008-09-06 16:19:08 +00:00
|
|
|
armv3_set_pte_ext
|
2005-04-16 22:20:36 +00:00
|
|
|
mov r0, r0
|
|
|
|
#ifndef CONFIG_CPU_DCACHE_DISABLE
|
|
|
|
mcr p15, 0, r0, c7, c10, 1 @ clean D entry
|
|
|
|
#endif
|
2006-06-28 13:10:01 +00:00
|
|
|
#endif /* CONFIG_MMU */
|
2014-06-30 15:29:12 +00:00
|
|
|
ret lr
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
.type __arm1026_setup, #function
|
|
|
|
__arm1026_setup:
|
|
|
|
mov r0, #0
|
|
|
|
mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
|
|
|
|
mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
|
2006-06-28 13:10:01 +00:00
|
|
|
#ifdef CONFIG_MMU
|
2005-04-16 22:20:36 +00:00
|
|
|
mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
|
|
|
|
mcr p15, 0, r4, c2, c0 @ load page table pointer
|
2006-06-28 13:10:01 +00:00
|
|
|
#endif
|
2005-04-16 22:20:36 +00:00
|
|
|
#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
|
|
|
|
mov r0, #4 @ explicitly disable writeback
|
|
|
|
mcr p15, 7, r0, c15, c0, 0
|
|
|
|
#endif
|
2006-06-29 14:09:57 +00:00
|
|
|
adr r5, arm1026_crval
|
|
|
|
ldmia r5, {r5, r6}
|
2005-04-16 22:20:36 +00:00
|
|
|
mrc p15, 0, r0, c1, c0 @ get control register v4
|
|
|
|
bic r0, r0, r5
|
2006-06-29 14:09:57 +00:00
|
|
|
orr r0, r0, r6
|
2005-04-16 22:20:36 +00:00
|
|
|
#ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
|
|
|
|
orr r0, r0, #0x4000 @ .R.. .... .... ....
|
|
|
|
#endif
|
2014-06-30 15:29:12 +00:00
|
|
|
ret lr
|
2005-04-16 22:20:36 +00:00
|
|
|
.size __arm1026_setup, . - __arm1026_setup
|
|
|
|
|
|
|
|
/*
|
|
|
|
* R
|
|
|
|
* .RVI ZFRS BLDP WCAM
|
|
|
|
* .011 1001 ..11 0101
|
|
|
|
*
|
|
|
|
*/
|
2006-06-29 14:09:57 +00:00
|
|
|
.type arm1026_crval, #object
|
|
|
|
arm1026_crval:
|
|
|
|
crval clear=0x00007f3f, mmuset=0x00003935, ucset=0x00001934
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
__INITDATA
|
2011-06-23 16:18:11 +00:00
|
|
|
@ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
|
|
|
|
define_processor_functions arm1026, dabort=v5t_early_abort, pabort=legacy_pabort
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
.section .rodata
|
|
|
|
|
2011-06-23 16:18:11 +00:00
|
|
|
string cpu_arch_name, "armv5tej"
|
|
|
|
string cpu_elf_name, "v5"
|
2005-04-16 22:20:36 +00:00
|
|
|
.align
|
2011-06-23 16:18:11 +00:00
|
|
|
string cpu_arm1026_name, "ARM1026EJ-S"
|
2005-04-16 22:20:36 +00:00
|
|
|
.align
|
|
|
|
|
2019-11-04 18:31:45 +00:00
|
|
|
.section ".proc.info.init", "a"
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
.type __arm1026_proc_info,#object
|
|
|
|
__arm1026_proc_info:
|
|
|
|
.long 0x4106a260 @ ARM 1026EJ-S (v5TEJ)
|
|
|
|
.long 0xff0ffff0
|
2006-06-29 17:24:21 +00:00
|
|
|
.long PMD_TYPE_SECT | \
|
|
|
|
PMD_BIT4 | \
|
|
|
|
PMD_SECT_AP_WRITE | \
|
|
|
|
PMD_SECT_AP_READ
|
2005-04-16 22:20:36 +00:00
|
|
|
.long PMD_TYPE_SECT | \
|
|
|
|
PMD_BIT4 | \
|
|
|
|
PMD_SECT_AP_WRITE | \
|
|
|
|
PMD_SECT_AP_READ
|
2015-03-18 06:29:32 +00:00
|
|
|
initfn __arm1026_setup, __arm1026_proc_info
|
2005-04-16 22:20:36 +00:00
|
|
|
.long cpu_arch_name
|
|
|
|
.long cpu_elf_name
|
|
|
|
.long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA
|
|
|
|
.long cpu_arm1026_name
|
|
|
|
.long arm1026_processor_functions
|
|
|
|
.long v4wbi_tlb_fns
|
|
|
|
.long v4wb_user_fns
|
|
|
|
.long arm1026_cache_fns
|
|
|
|
.size __arm1026_proc_info, . - __arm1026_proc_info
|