mirror of
https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git
synced 2024-10-30 16:07:39 +00:00
Documentation: DT: dma: Add Xilinx zynqmp dma device tree binding documentation
Device-tree binding documentation for Xilinx zynqmp dma engine used in Zynq UltraScale+ MPSoC. Acked-by: Rob Herring <robh@kernel.org> Signed-off-by: Punnaiah Choudary Kalluri <punnaia@xilinx.com> Signed-off-by: Kedareswara rao Appana <appanad@xilinx.com> Signed-off-by: Vinod Koul <vinod.koul@intel.com>
This commit is contained in:
parent
e131f1ba6f
commit
805abc5f2f
1 changed files with 27 additions and 0 deletions
27
Documentation/devicetree/bindings/dma/xilinx/zynqmp_dma.txt
Normal file
27
Documentation/devicetree/bindings/dma/xilinx/zynqmp_dma.txt
Normal file
|
@ -0,0 +1,27 @@
|
||||||
|
Xilinx ZynqMP DMA engine, it does support memory to memory transfers,
|
||||||
|
memory to device and device to memory transfers. It also has flow
|
||||||
|
control and rate control support for slave/peripheral dma access.
|
||||||
|
|
||||||
|
Required properties:
|
||||||
|
- compatible : Should be "xlnx,zynqmp-dma-1.0"
|
||||||
|
- reg : Memory map for gdma/adma module access.
|
||||||
|
- interrupt-parent : Interrupt controller the interrupt is routed through
|
||||||
|
- interrupts : Should contain DMA channel interrupt.
|
||||||
|
- xlnx,bus-width : Axi buswidth in bits. Should contain 128 or 64
|
||||||
|
- clock-names : List of input clocks "clk_main", "clk_apb"
|
||||||
|
(see clock bindings for details)
|
||||||
|
|
||||||
|
Optional properties:
|
||||||
|
- dma-coherent : Present if dma operations are coherent.
|
||||||
|
|
||||||
|
Example:
|
||||||
|
++++++++
|
||||||
|
fpd_dma_chan1: dma@fd500000 {
|
||||||
|
compatible = "xlnx,zynqmp-dma-1.0";
|
||||||
|
reg = <0x0 0xFD500000 0x1000>;
|
||||||
|
interrupt-parent = <&gic>;
|
||||||
|
interrupts = <0 117 4>;
|
||||||
|
clock-names = "clk_main", "clk_apb";
|
||||||
|
xlnx,bus-width = <128>;
|
||||||
|
dma-coherent;
|
||||||
|
};
|
Loading…
Reference in a new issue