mirror of
https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git
synced 2024-10-30 08:02:30 +00:00
f07c776f6d
The DT binding includes for reset controllers are located in include/dt-bindings/reset/. Move the Mediatek reset constants in there. Signed-off-by: Enric Balletbo i Serra <enric.balletbo@collabora.com> Reviewed-by: Guenter Roeck <linux@roeck-us.net> Reviewed-by: Matthias Brugger <matthias.bgg@gmail.com> Link: https://lore.kernel.org/r/20210930103105.v4.1.I514d9aafff3a062f751b37d3fea7402f67595b86@changeid Signed-off-by: Matthias Brugger <matthias.bgg@gmail.com>
30 lines
991 B
C
30 lines
991 B
C
/* SPDX-License-Identifier: GPL-2.0 */
|
|
/*
|
|
* Copyright (c) 2020 MediaTek Inc.
|
|
* Author: Yong Liang <yong.liang@mediatek.com>
|
|
*/
|
|
|
|
#ifndef _DT_BINDINGS_RESET_CONTROLLER_MT8192
|
|
#define _DT_BINDINGS_RESET_CONTROLLER_MT8192
|
|
|
|
#define MT8192_TOPRGU_MM_SW_RST 1
|
|
#define MT8192_TOPRGU_MFG_SW_RST 2
|
|
#define MT8192_TOPRGU_VENC_SW_RST 3
|
|
#define MT8192_TOPRGU_VDEC_SW_RST 4
|
|
#define MT8192_TOPRGU_IMG_SW_RST 5
|
|
#define MT8192_TOPRGU_MD_SW_RST 7
|
|
#define MT8192_TOPRGU_CONN_SW_RST 9
|
|
#define MT8192_TOPRGU_CONN_MCU_SW_RST 12
|
|
#define MT8192_TOPRGU_IPU0_SW_RST 14
|
|
#define MT8192_TOPRGU_IPU1_SW_RST 15
|
|
#define MT8192_TOPRGU_AUDIO_SW_RST 17
|
|
#define MT8192_TOPRGU_CAMSYS_SW_RST 18
|
|
#define MT8192_TOPRGU_MJC_SW_RST 19
|
|
#define MT8192_TOPRGU_C2K_S2_SW_RST 20
|
|
#define MT8192_TOPRGU_C2K_SW_RST 21
|
|
#define MT8192_TOPRGU_PERI_SW_RST 22
|
|
#define MT8192_TOPRGU_PERI_AO_SW_RST 23
|
|
|
|
#define MT8192_TOPRGU_SW_RST_NUM 23
|
|
|
|
#endif /* _DT_BINDINGS_RESET_CONTROLLER_MT8192 */
|