2008-04-27 11:55:59 +00:00
|
|
|
/****************************************************************************
|
|
|
|
* Driver for Solarflare Solarstorm network controllers and boards
|
|
|
|
* Copyright 2005-2006 Fen Systems Ltd.
|
2011-02-25 00:01:34 +00:00
|
|
|
* Copyright 2006-2010 Solarflare Communications Inc.
|
2008-04-27 11:55:59 +00:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License version 2 as published
|
|
|
|
* by the Free Software Foundation, incorporated herein by reference.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef EFX_EFX_H
|
|
|
|
#define EFX_EFX_H
|
|
|
|
|
|
|
|
#include "net_driver.h"
|
2010-09-20 08:43:07 +00:00
|
|
|
#include "filter.h"
|
2008-04-27 11:55:59 +00:00
|
|
|
|
|
|
|
/* PCI IDs */
|
|
|
|
#define EFX_VENDID_SFC 0x1924
|
|
|
|
#define FALCON_A_P_DEVID 0x0703
|
|
|
|
#define FALCON_A_S_DEVID 0x6703
|
|
|
|
#define FALCON_B_P_DEVID 0x0710
|
2009-11-29 15:15:41 +00:00
|
|
|
#define BETHPAGE_A_P_DEVID 0x0803
|
|
|
|
#define SIENA_A_P_DEVID 0x0813
|
2008-04-27 11:55:59 +00:00
|
|
|
|
2009-10-23 08:32:33 +00:00
|
|
|
/* Solarstorm controllers use BAR 0 for I/O space and BAR 2(&3) for memory */
|
|
|
|
#define EFX_MEM_BAR 2
|
|
|
|
|
2008-04-27 11:55:59 +00:00
|
|
|
/* TX */
|
2009-11-23 16:07:30 +00:00
|
|
|
extern int efx_probe_tx_queue(struct efx_tx_queue *tx_queue);
|
|
|
|
extern void efx_remove_tx_queue(struct efx_tx_queue *tx_queue);
|
|
|
|
extern void efx_init_tx_queue(struct efx_tx_queue *tx_queue);
|
2011-01-12 18:39:40 +00:00
|
|
|
extern void efx_init_tx_queue_core_txq(struct efx_tx_queue *tx_queue);
|
2009-11-23 16:07:30 +00:00
|
|
|
extern void efx_fini_tx_queue(struct efx_tx_queue *tx_queue);
|
|
|
|
extern void efx_release_tx_buffers(struct efx_tx_queue *tx_queue);
|
|
|
|
extern netdev_tx_t
|
|
|
|
efx_hard_start_xmit(struct sk_buff *skb, struct net_device *net_dev);
|
|
|
|
extern netdev_tx_t
|
|
|
|
efx_enqueue_skb(struct efx_tx_queue *tx_queue, struct sk_buff *skb);
|
2009-10-23 08:31:54 +00:00
|
|
|
extern void efx_xmit_done(struct efx_tx_queue *tx_queue, unsigned int index);
|
2011-01-10 21:18:20 +00:00
|
|
|
extern int efx_setup_tc(struct net_device *net_dev, u8 num_tc);
|
2008-04-27 11:55:59 +00:00
|
|
|
|
|
|
|
/* RX */
|
2009-11-23 16:07:30 +00:00
|
|
|
extern int efx_probe_rx_queue(struct efx_rx_queue *rx_queue);
|
|
|
|
extern void efx_remove_rx_queue(struct efx_rx_queue *rx_queue);
|
|
|
|
extern void efx_init_rx_queue(struct efx_rx_queue *rx_queue);
|
|
|
|
extern void efx_fini_rx_queue(struct efx_rx_queue *rx_queue);
|
|
|
|
extern void efx_rx_strategy(struct efx_channel *channel);
|
|
|
|
extern void efx_fast_push_rx_descriptors(struct efx_rx_queue *rx_queue);
|
2010-06-01 11:19:39 +00:00
|
|
|
extern void efx_rx_slow_fill(unsigned long context);
|
2009-11-23 16:07:30 +00:00
|
|
|
extern void __efx_rx_packet(struct efx_channel *channel,
|
|
|
|
struct efx_rx_buffer *rx_buf, bool checksummed);
|
2008-04-27 11:55:59 +00:00
|
|
|
extern void efx_rx_packet(struct efx_rx_queue *rx_queue, unsigned int index,
|
2008-09-01 11:46:50 +00:00
|
|
|
unsigned int len, bool checksummed, bool discard);
|
2010-06-01 11:19:39 +00:00
|
|
|
extern void efx_schedule_slow_fill(struct efx_rx_queue *rx_queue);
|
2010-09-10 06:42:22 +00:00
|
|
|
|
|
|
|
#define EFX_MAX_DMAQ_SIZE 4096UL
|
|
|
|
#define EFX_DEFAULT_DMAQ_SIZE 1024UL
|
|
|
|
#define EFX_MIN_DMAQ_SIZE 512UL
|
|
|
|
|
|
|
|
#define EFX_MAX_EVQ_SIZE 16384UL
|
|
|
|
#define EFX_MIN_EVQ_SIZE 512UL
|
2008-04-27 11:55:59 +00:00
|
|
|
|
2010-09-10 06:42:33 +00:00
|
|
|
/* The smallest [rt]xq_entries that the driver supports. Callers of
|
|
|
|
* efx_wake_queue() assume that they can subsequently send at least one
|
|
|
|
* skb. Falcon/A1 may require up to three descriptors per skb_frag. */
|
|
|
|
#define EFX_MIN_RING_SIZE (roundup_pow_of_two(2 * 3 * MAX_SKB_FRAGS))
|
|
|
|
|
2010-09-20 08:43:07 +00:00
|
|
|
/* Filters */
|
|
|
|
extern int efx_probe_filters(struct efx_nic *efx);
|
|
|
|
extern void efx_restore_filters(struct efx_nic *efx);
|
|
|
|
extern void efx_remove_filters(struct efx_nic *efx);
|
|
|
|
extern int efx_filter_insert_filter(struct efx_nic *efx,
|
|
|
|
struct efx_filter_spec *spec,
|
|
|
|
bool replace);
|
|
|
|
extern int efx_filter_remove_filter(struct efx_nic *efx,
|
|
|
|
struct efx_filter_spec *spec);
|
2010-12-07 19:02:27 +00:00
|
|
|
extern void efx_filter_clear_rx(struct efx_nic *efx,
|
|
|
|
enum efx_filter_priority priority);
|
2011-01-05 00:50:41 +00:00
|
|
|
#ifdef CONFIG_RFS_ACCEL
|
|
|
|
extern int efx_filter_rfs(struct net_device *net_dev, const struct sk_buff *skb,
|
|
|
|
u16 rxq_index, u32 flow_id);
|
|
|
|
extern bool __efx_filter_rfs_expire(struct efx_nic *efx, unsigned quota);
|
|
|
|
static inline void efx_filter_rfs_expire(struct efx_channel *channel)
|
|
|
|
{
|
|
|
|
if (channel->rfs_filters_added >= 60 &&
|
|
|
|
__efx_filter_rfs_expire(channel->efx, 100))
|
|
|
|
channel->rfs_filters_added -= 60;
|
|
|
|
}
|
|
|
|
#define efx_filter_rfs_enabled() 1
|
|
|
|
#else
|
|
|
|
static inline void efx_filter_rfs_expire(struct efx_channel *channel) {}
|
|
|
|
#define efx_filter_rfs_enabled() 0
|
|
|
|
#endif
|
2010-09-20 08:43:07 +00:00
|
|
|
|
2008-04-27 11:55:59 +00:00
|
|
|
/* Channels */
|
|
|
|
extern void efx_process_channel_now(struct efx_channel *channel);
|
2010-09-10 06:42:33 +00:00
|
|
|
extern int
|
|
|
|
efx_realloc_channels(struct efx_nic *efx, u32 rxq_entries, u32 txq_entries);
|
2008-04-27 11:55:59 +00:00
|
|
|
|
|
|
|
/* Ports */
|
2009-11-29 03:42:41 +00:00
|
|
|
extern int efx_reconfigure_port(struct efx_nic *efx);
|
|
|
|
extern int __efx_reconfigure_port(struct efx_nic *efx);
|
2008-09-01 11:49:02 +00:00
|
|
|
|
2009-11-23 16:07:30 +00:00
|
|
|
/* Ethtool support */
|
|
|
|
extern const struct ethtool_ops efx_ethtool_ops;
|
|
|
|
|
2008-09-01 11:49:02 +00:00
|
|
|
/* Reset handling */
|
2009-11-29 03:43:15 +00:00
|
|
|
extern int efx_reset(struct efx_nic *efx, enum reset_type method);
|
2009-11-29 03:42:41 +00:00
|
|
|
extern void efx_reset_down(struct efx_nic *efx, enum reset_type method);
|
|
|
|
extern int efx_reset_up(struct efx_nic *efx, enum reset_type method, bool ok);
|
2008-04-27 11:55:59 +00:00
|
|
|
|
|
|
|
/* Global */
|
|
|
|
extern void efx_schedule_reset(struct efx_nic *efx, enum reset_type type);
|
2011-09-05 07:41:44 +00:00
|
|
|
extern void efx_init_irq_moderation(struct efx_nic *efx, unsigned int tx_usecs,
|
|
|
|
unsigned int rx_usecs, bool rx_adaptive);
|
2008-04-27 11:55:59 +00:00
|
|
|
|
|
|
|
/* Dummy PHY ops for PHY drivers */
|
|
|
|
extern int efx_port_dummy_op_int(struct efx_nic *efx);
|
|
|
|
extern void efx_port_dummy_op_void(struct efx_nic *efx);
|
2010-10-18 05:27:31 +00:00
|
|
|
|
2008-04-27 11:55:59 +00:00
|
|
|
|
2008-11-04 20:34:28 +00:00
|
|
|
/* MTD */
|
|
|
|
#ifdef CONFIG_SFC_MTD
|
|
|
|
extern int efx_mtd_probe(struct efx_nic *efx);
|
|
|
|
extern void efx_mtd_rename(struct efx_nic *efx);
|
|
|
|
extern void efx_mtd_remove(struct efx_nic *efx);
|
|
|
|
#else
|
|
|
|
static inline int efx_mtd_probe(struct efx_nic *efx) { return 0; }
|
|
|
|
static inline void efx_mtd_rename(struct efx_nic *efx) {}
|
|
|
|
static inline void efx_mtd_remove(struct efx_nic *efx) {}
|
|
|
|
#endif
|
2008-04-27 11:55:59 +00:00
|
|
|
|
|
|
|
static inline void efx_schedule_channel(struct efx_channel *channel)
|
|
|
|
{
|
2010-06-23 11:30:07 +00:00
|
|
|
netif_vdbg(channel->efx, intr, channel->efx->net_dev,
|
|
|
|
"channel %d scheduling NAPI poll on CPU%d\n",
|
|
|
|
channel->channel, raw_smp_processor_id());
|
2008-09-01 11:46:50 +00:00
|
|
|
channel->work_pending = true;
|
2008-04-27 11:55:59 +00:00
|
|
|
|
2009-01-20 00:43:59 +00:00
|
|
|
napi_schedule(&channel->napi_str);
|
2008-04-27 11:55:59 +00:00
|
|
|
}
|
|
|
|
|
2009-11-28 05:34:05 +00:00
|
|
|
extern void efx_link_status_changed(struct efx_nic *efx);
|
2009-11-29 03:42:41 +00:00
|
|
|
extern void efx_link_set_advertising(struct efx_nic *efx, u32);
|
2011-05-17 21:53:22 +00:00
|
|
|
extern void efx_link_set_wanted_fc(struct efx_nic *efx, u8);
|
2009-11-28 05:34:05 +00:00
|
|
|
|
2008-04-27 11:55:59 +00:00
|
|
|
#endif /* EFX_EFX_H */
|